646
Appendix B Pin States
Table B.1
Pin State In Resets, Power-Down State, and Bus-Released State
Pin State
Reset
Power-Down
Bus
Category
Pin
Power-On
Manual Standby Sleep Released
Clock
CK
O
O
H
*
1
O
O
System control
RES
I
I
I
I
I
WDTOVF
H
H
H
*
1
O
O
BREQ
—
I
Z
I
I
BACK
Z
O
Z
O
L
Interrupt
NMI
I
I
I
I
I
IRQ7
–I
RQ0
—
I
Z
I
I
IRQOUT
—
O
O
*
1
H
O
Address bus
A21–A0
H
O
Z
H
Z
Data bus
AD15–AD0
Z
Z
Z
Z
Z
DPH,DPL
—
Z
Z
Z
Z
Bus control
WAIT
I
I
*
2
Z
I
*
2
I
*
2
CS7
—
O
Z
H
Z
CS6
–
CS0
Z
O
Z
H
Z
RD
H
O
Z
H
Z
WRH
(
LBS
),
WRL
(
WR
)
H
O
Z
H
Z
RAS
—
O
O
*
1
O
Z
CASH
,
CASL
—
O
O
O
Z
AH
—
O
Z
H
Z
Direct memory access
DREQ0
,
DREQ1
—
I
Z
I
I
controller (DMAC)
DACK0,DACK1
Z
O
K
*
1
O
O
16-bit integrated timer
TIOCA0–TIOCA4
—
I
K
*
1
I/O
I/O
pulse unit (ITU)
TIOCB0–TIOCB4
—
I
K
*
1
I/O
I/O
TOCXA4,
TOCXB4
—
I
K
*
1
O
O
TCLKA–TCLKD
—
I
Z
I
I
Timing pattern
controller (TPC)
TP15–TP0
—
I
K
*
1
O
O
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...