132
Areas 2–4 are always used as external memory space. The bus width is 8 bits when the A27 bit is
0 and 16 bits when it is 1. A23 and A22 bits are not output and the shadow is in 4-Mbyte units.
When areas 2–4 are accessed, the
CS2
,
CS3
, and
CS4
signals are valid. Area 2 has a long wait
function, so between 1 and 4 states can be selected for the number of long waits inserted into the
bus cycle using bits A02LW1 and A02LW0 in WCR3.
H'A000000
H'A3FFFFF
H'A400000
H'A7FFFFF
H'A800000
H'ABFFFFF
H'AC00000
H'AFFFFFF
H'2000000
H'2400000
H'2800000
H'2C00000
H'23FFFFF
H'27FFFFF
H'2BFFFFF
H'2FFFFFF
Shadow
Shadow
Shadow
Shadow
External
memory space
(4 Mbytes)
Logical address space
16-bit space
8-bit space
Actual space
• Valid addresses A21–A0
(A23 and A22 not output)
•
CS2
valid
• Long wait function
Figure 8.7 Memory Map of Area 2
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...