68
CPU
SR
Interrupt request
Com-
parator
Priority
decision
logic
Input
control
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
(Interrupt request)
ICR
IPR
IPRA–IPRE
Module bus
Bus
interface
Internal bus
I3
I2
I1
I0
INTC
IRQOUT
NMI
IRQ0
IRQ1
IRQ2
IRQ3
IRQ4
IRQ5
IRQ6
IRQ7
UBC
DMAC
ITU
SCI
PRT
A/D
WDT
REF
UBC: User break controller
WDT: Watchdog timer
DMAC: Direct memory access controller
REF: DRAM refresh control unit of BSC
ITU: 16-bit integrated timer pulse unit
ICR: Interrupt control register
SCI: Serial communication interface
IPRA–IPRE: Interrupt priority registers A–E
PRT: Parity control unit of BSC
SR: Status register
A/D: A/D converter
Figure 5.1 Block Diagram of Interrupt Controller
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...