595
A.2.29
Interrupt Priority Setting Register A (IPRA)
INTC
•
Start Address: H'5FFFF84
•
Bus Width: 8/16/32
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
32
1
0
Bit name:
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table A.30 IPRA Bit Functions
Bit
Bit name
Description
15–12
(Set IRQ0 priority level)
Sets the IRQ0 priority level value
11–8
(Set IRQ1 priority level)
Sets the IRQ1 priority level value
7–4
(Set IRQ2 priority level)
Sets the IRQ2 priority level value
3–0
(Set IRQ3 priority level)
Sets the IRQ3 priority level value
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...