567
Table A.5
SCR Bit Functions
Bit
Bit Name
Value
Description
7
Transmit interrupt
enable (TIE)
0
Transmit data-empty interrupt request (TXI) disabled
(Initial value)
1
Transmit data-empty interrupt request (TXI) enabled
6
Receive interrupt
enable (RIE)
0
Receive-data-full interrupt request (RXI) and receive-error
interrupt request (ERI) disabled
(Initial value)
1
Receive-data-full interrupt request (RXI) and receive-error
interrupt request (ERI)
5
Transmit enable (TE) 0
Transmission disabled
(Initial value)
1
Transmission enabled
4
Receive enable (RE)
0
Reception disabled
(Initial value)
1
Reception enabled
3Multiprocessor inter-
rupt enable (MPIE)
0
Multiprocessor interrupts disabled (normal receive operation)
(Initial value)
Clear conditions: (1) MPIE bit cleared to zero; (2) When data
the MPB = 1 is received
1
Multiprocessor interrupts enabled. Disables receive interrupts
(RXI), receive error interrupts (ERI), and setting of RDRF,
FER, and ORER flags in SSR until data with a “1”
multiprocessor bit is received
2
Transmit end inter-
0
Transmit interrupt requests (TEI) disabled
(Initial value)
rupt enable (TEIE)
1
Transmit interrupt requests (TEI) enabled
1
Clock enable 1
(CKE1)
0
0
Asynchronous
mode
Internal clock/SCK pin is input pin (input
signal ignored) or output pin (output level
undetermined)
(Initial value)
Synchronous
mode
Internal clock/SCK pin is synchronous
clock output
(Initial value)
0
1
Asynchronous
mode
Internal clock/SCK pin is clock output
Synchronous
mode
Internal clock/SCK pin is serial clock
output
0
Clock enable 0
(CKE0)
1
0
Asynchronous
mode
External clock/SCK pin is clock input
Synchronous
mode
External clock/SCK pin is serial clock
input
1
1
Asynchronous
mode
External clock/SCK pin is clock input
Synchronous
mode
External clock/SCK pin is serial clock
input
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...