593
Table A.28 CHCR0–CHCR3 Bit Functions (cont)
Bit
Bit name
Value
Description
11–8
Resource select bits
3–0 (RS3–RS0) (cont)
1 0 1 1 IMIA3 (input capture A/compare match A interrupt
request of on-chip ITU3)
*
4
1 1 0 0 Auto request (transfer request automatically generated
within DMAC)
*
4
1 1 0 1 ADI (A/D conversion end interrupt request of on-chip
A/D converter)
1 1 1 0 Reserved (cannot be set)
1 1 1 1 Reserved (cannot be set)
7
Acknowledge mode
0
DACK output in read cycle
(Initial value)
bit (AM)
*
1
1
DACK output in write cycle
6
Acknowledge level
0
DACK is active-high signal
(Initial value)
bit (AL)
*
1
1
DACK is active-low signal
5
DREQ
select bit
0
DREQ
detected at low
(Initial value)
(DS)
*
1
1
DREQ
detected on falling edge
4
Transfer bus mode bit
0
Cycle-steal mode
(Initial value)
(TM)
1
Burst mode
3Transfer size bit (TS)
0
Byte (8 bits)
(Initial value)
1
Word (16 bits)
2
Interrupt enable bit
0
Interrupt request disabled
(Initial value)
(IE)
1
Interrupt request enabled
1
Transfer end flag bit
(TE)
0
DMA transferring or DMA transfer halted
(Initial value)
Clear Conditions: TE bit read and then 0 written in TE
1
DMA transfer ends normally
0
DMA enable bit (DE)
0
DMA transfer disabled
(Initial value)
1
DMA transfer enabled
Notes:
*
1 Only valid in channels 0 and 1.
*
2 Transfer to external device from memory mapped external device or external memory
with DACK.
*
3Transfer from external device to memory mapped external device or external memory
with DACK.
*
4 Dual address mode.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...