141
8.4.3
Byte Access Control
The upper byte and lower byte control signals when 16-bit bus width space is being accessed can
be selected from (
WRH
,
WRL
, A0) or (
WR
,
HBS
,
LBS
). When the byte access select bit (BAS) in
BCR is set to 1, the
WRH
,
WRL
, and A0 pins output
WR
,
LBS
, and
HBS
signals. Figure 8.15
illustrates the control signal output timing in the byte write cycle.
T1
T2
T1
T2
CK
A0
WRH
WRL
HBS
LBS
WR
BAS = 0
BAS = 1
Upper byte access
Lower byte access
Figure 8.15 Byte Access Control Timing For External Memory Space Access (Write Cycle)
The
WRH
,
WRL
system and the
HBS
,
LBS
system are available as byte access signals for 16-bit
space in address/data multiplexing space and external memory space.
These strobe signals are assigned to pins in the manner: A0/
HBS
,
WRH
/
LBS
,
WRL
/
WR
, and the
BAS bit in the bus control register (BCR) is used to switch specify signal sending.
Note that the byte access signals are strobe signals specifically for byte access to a 16-bit space
and are not to be used for byte access to an 8-bit space. When making an access to an 8-bit space,
use the A0/
HBS
pin as A0 irrespective of the BAS bit value to use the
WRL
/
WR
pin as the
WR
pin, and avoid using the
WRH
/
LBS
pin.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...