282
GRB
H' 0250
H' 0200
H' 0100
H' 0000
BRA
GRA
TIOCB
TIOCA
H' 0200
H' 0100
H' 0200
H' 0250
H' 0200
H' 0200
TCNT value
Counter cleared by compare match B
Time
Toggle
output
Toggle
output
Compare match A
H' 0100
Figure 10.48 Buffer Mode Operation Example 1 (Output Compare Register)
CK
TCNT
Compare
match signal
Buffer
transfer signal
BR
GR
n
n + 1
N
n
N
Figure 10.49 Compare Match Timing Example for Buffer Operation
Figure 10.50 shows an example of input capture operation in buffer mode between GRA and BRA
with GRA as an input capture register. TCNT is cleared by input capture B. The falling edge is
selected as the input capture edge at TIOCB. Both edges are selected as input capture edges at
TIOCA. When the TCNT value is stored in GRA by input capture A, the previous GRA value is
transferred to BRA. The timing is shown in figure 10.51.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...