599
A.2.33
Interrupt Priority Setting Register E (IPRE)
INTC
•
Start Address: H'5FFFF8C
•
Bus Width: 8/16/32
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
32
1
0
Bit name:
—
—
—
—
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
—
—
—
—
Table A.34 IPRE Bit Functions
Bit
Bit name
Description
15–12
(Set SCI1 priority level)
Sets the SC1 priority level value
11–8
(Set PRT
*
1
and A/D priority levels)
Sets the PRT
*
1
and A/D priority level values
7–4
(Set WDT and REF
*
2
priority
levels)
Sets the WDT and REF
*
2
priority level value
Notes
*
1 PRT: Parity control section within the bus state controller. See section 8, Bus State
Controller (BSC), for more information.
*
2 REF: DRAM refresh control section within the bus state controller. See section 8, Bus
State Controller (BSC), for more information.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...