594
A.2.28
DMA Operation Registers (DMAOR)
DMAC
•
Start Address: H'5FFFF48
•
Bus Width: 8/16/32
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
—
—
—
—
—
—
PR1
PR0
Initial value:
0
0
0
0
0
0
0
0
R/W:
—
—
—
—
—
—
R/W
R/W
Bit:
7
6
5
4
32
1
0
Bit name:
—
—
—
—
—
AE
NMIF
DME
Initial value:
0
0
0
0
0
0
0
0
R/W:
—
—
—
—
—
R/(W)
*
R/(W)
*
R/W
Note:
*
Only 0 can be written, to clear the flag.
Table A.29 DMAOR Bit Functions
Bit
Bit name
Value
Description
9,8
Priority mode bits 1, 0
(PR1,PR0)
0
0
Priority order is fixed
(Initial value)
(Channel 0 > channel 3 > channel 2 > channel 1)
0
1
Priority order is fixed (Channel 1 > channel 3 > channel 2 >
channel 0)
1
0
Round-robin priority order (Immediately after reset:
Channel 0 > channel 3 > channel 2 > channel 1)
1
1
External-pin-alternating mode priority order (Immediately
after reset: Channel 3 > channel 2 > channel 1 > channel
0)
2
Address error flag bit
(AE)
0
No errors caused by DMAC
(Initial value)
Clear Condition: Write 0 in AE after reading AE
1
Address error caused by DMAC
1
NMI flag bit (NMIF)
0
No NMI interrupt
(Initial value)
Clear Condition: Write 0 in NMIF after reading NMIF
1
NMI interrupt generated
0
DMA master enable
0
DMA transfer disabled for all channels
(Initial value)
bit (DME)
1
DMA transfer enabled for all channels
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...