591
A.2.27
DMA Channel Control Registers 0–3 (CHCR0–CHCR3)
DMAC
•
Start Address: H'5FFFF4E (channel 0), H'5FFFF5E (channel 1), H'5FFFF6E (channel 2),
H'5FFFF7E (channel 3)
•
Bus Width: 8/16/32
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
DM1
DM0
SM1
SM0
RS3RS2
RS1
RS0
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
32
1
0
Bit name:
AM
AL
DS
TM
TS
IE
TE
DE
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
*
2
R/W
*
2
R/W
*
2
R/W
R/W
R/W
R/(W)
*
1
R/W
Notes:
*
1 Only 0 can be written, to clear the flag.
*
2 Writing is valid only for CHCR0 and CHCR1.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...