226
TCLKA–
TCLKD
φ
,
φ
/2,
φ
/4,
φ
/8
Clock selection
Comparator
Control logic
Module data bus
TIOCA4
TIOCB4
IMIA4
IMIB4
OVI4
TOCXA4
TOCXB4
GCNT4
BRA4
GRA4
TCR4
TIOR4
TIER4
TSR4
BRB4
GRB4
TCNT4: Timer counter 4 (16 bits)
GRA4, GRB4: General registers A4, B4 (input capture/output compare dual use) (16 bits
×
2)
BRA4, BRB4: Buffer registers A4, B4 (input capture/output compare dual use) (16 bits
×
2)
TCR4: Timer control register 4 (8 bits)
TIOR4: Timer I/O control register 4 (8 bits)
TIER4: Timer interrupt enable register 4 (8 bits)
TSR4: Timer status register 4 (8 bits)
Figure 10.5 Block Diagram of Channel 4
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...