587
A.2.23
Timer Output Control Register (TOCR)
ITU
•
Start Address: H'5FFFF31
•
Bus Width: 8
Register Overview:
Bit:
7
6
5
4
32
1
0
Bit name:
—
—
—
—
—
—
OLS4
OLS3
Initial value:
*
1
1
1
1
1
1
1
R/W:
—
—
—
—
—
—
R/W
R/W
Note:
*
Undetermined
Table A.24 TOCR Bit Functions
Bit
Bit name
Value
Description
1
Output level select 4 (OLS4)
0
Reverse output of TIOCA3, TIOCA4, TIOCB4
1
Direct output of TIOCA3, TIOCA4, TIOCB4
(Initial value)
0
Output level select 3 (OLS3)
0
Reverse output of TIOCB3, TOCXA4, TOCXB4
1
Direct output of TIOCB3, TOCXA4, TOCXB4
(Initial value)
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...