544
CK
A21–A0
HBS
,
LBS
CS6
AH
RD
(Read)
DACK0
DACK1
(Read)
AD15–AD0
(Read)
WRH
,
WRL
,
WR
(Write)
AD15–AD0
(Write)
DACK0
DACK1
(Write)
WAIT
T
1
T
2
T
3
T
4
t
CSD4
t
CSD3
t
AD
t
AHD1
t
AHD2
t
RSD
t
RDH
t
MAH
t
MAD
t
RDAC3
t
DACD2
t
DACD1
t
WSD1
t
WSD2
t
MAD
t
MAH
t
WDD1
t
DACD3
t
DACD3
t
WTH
t
WTS
Address
Address
Data (output)
t
RDD
t
WDH
Data
(input)
Figure 20.63 Address/Data Multiplex I/O Bus Cycle
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...