12
Table 1.3
Pin Functions (cont)
Type
Symbol
Pin No.
(FP-112)
Pin No.
(TFP-120)
I/O Name and Function
Operating
mode
control
MD2,
MD1,
MD0
82, 81, 80
87, 86, 85
I
Mode select: Selects the operating mode. Do
not change these inputs while the chip is
operating. The following table lists the possible
operating modes and their corresponding
MD2–MD0 values.
MD2 MD1 MD0
Operating
Mode
On-Chip
ROM
Bus Size
in Area 0
0
0
0
MCU
Disabled 8 bits
0
0
1
mode
16 bits
0
1
0
Enabled
*
1
0
1
1
(Reserved)
1
0
0
1
0
1
1
1
0
1
1
1
PROM
mode
*
2
Interrupts NMI
76
81
I
Nonmaskable interrupt: Nonmaskable interrupt
request signal. The rising or falling edge can be
selected for signal detection.
IRQ0
–
IRQ7
66–69, 111,
112, 1, 2
71–74, 118,
119, 2, 3
I
Interrupt request 0–7: Maskable interrupt
request signals. Level input or edge-triggered
input can be selected.
IRQOUT
63
68
O
Slave interrupt request output: Indicates
occurrence of an interrupt while the bus is
released.
Address
bus
A21–A0 47–44, 42,
41, 39–32,
30–23
50–47, 45,
44, 42–35,
33, 32,
29–24
O
Address bus: Outputs addresses.
Data bus
AD15–
AD0
21–16, 14,
13, 11–4
22–17, 15,
14, 12–5
I/O Data bus: 16-bit bidirectional data bus that is
multiplexed with the lower 16 bits of the
address bus.
DPH
65
70
I/O Upper data bus parity: Parity data for D15–D8.
DPL
64
69
I/O Lower data bus parity: Parity data for D7–D0.
Notes:
*
1 Use prohibited in the SH7032 and SH7034 ROM-less versions.
*
2 Can be used in the SH7034 PROM version.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...