507
CK
A21–A0
HBS
,
LBS
CSn
DACK0
DACK1
(Write)
WRH
,
WRL
,
WR
(Write)
T
1
t
AD
t
CSD1
t
CSD2
t
WSD4
t
DACD1
t
DACD2
t
WSD1
Figure 20.33 DMA Single Transfer/One-State Access Write
(
4
)
DMAC Timing
Table 20.8
DMAC Timing
Case A: V
CC
= 3.0 to 5.5 V, AV
CC
= 3.0 to 5.5 V, AV
CC
= V
CC
±10%, AV
ref
= 3.0 V to AV
CC
,
V
SS
= AV
SS
= 0 V, Ta = –20 to +75°C*
Case B: V
CC
= 5.0 V ±10%, AV
CC
= 5.0 V ±10%, AV
CC
= V
CC
±10%, AV
ref
= 4.5 V to AV
CC
,
V
SS
= AV
SS
= 0 V, Ta = –20 to +75°C*
Note: * Regular-specification products; for wide-temperature-range products, Ta = –40 to +85°C
Case A
Case B
12.5 MHz
20 MHz
Item
Symbol Min
Max
Min
Max
Unit
Figure
DREQ0
,
DREQ1
setup time
t
DRQS
80
—
27
—
ns
20.34
DREQ0
,
DREQ1
hold time
t
DRQH
30
—
30
—
ns
DREQ0
,
DREQ1
Pulse width
t
DRQW
1.5
—
1.5
—
t
cyc
20.35
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...