485
CK
A21–A0
RAS
CAS
WRH
,
WRL
,
WR
(Write)
DACK0
DACK1
(Write)
AD15–AD0
DPH, DPL
(Write)
DPH, DPL
(Write)
t
AD
T
p
T
r
T
c
Silent
cycle
T
c
t
AD
t
RASD1
t
RASD2
t
ASC
t
DACD4
t
DACD5
t
DACD5
RD
(Write)
t
WSD4
t
WSD3
t
WDD2
t
WDH
t
WPDD2
t
WPDH
Column address
Column address
Row address
Figure 20.12 (b) DRAM Bus Cycle (Short-Pitch, High-Speed Page Mode: Write)
Note:
For details of the silent cycle, see section 8.5.5, DRAM Burst Mode.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...