247
•
Bit 1 (Input Capture/Compare Match B (IMFB)): IMFB indicates a GRB compare match or
input capture.
Bit 1: IMFB
Description
0
Clearing condition: Read IMFB when IMFB = 1, then write 0 in IMFB
(Initial value)
1
Setting conditions:
•
GRB is functioning as an output compare register and TCNT =
GRB
•
GRB is functioning as an input capture register and the value of
TCNT is transferred to GRB by an input capture signal
•
Bit 0 (Input Capture/Compare Match A (IMFA)): IMFA indicates a GRA compare match or
input capture.
Bit 0: IMFA
Description
0
Clearing condition:
Read IMFA when IMFA = 1, then write 0 in IMFA
(Initial value)
DMAC is activated by an IMIA interrupt (only channels 0–3)
1
Setting conditions:
•
GRA is functioning as an output compare register and TCNT =
GRA
•
GRA is functioning as an input capture register and the value of
TCNT is transferred to GRA by an input capture signal
10.2.12
Timer Interrupt Enable Register (TIER)
The timer status interrupt enable register (TIER) is an eight-bit read/write register that controls
enabling/disabling of overflow interrupt requests and general register compare match/input capture
interrupt requests. TIER is initialized to H'F8 or H'78 by a reset and in standby mode. Each ITU
channel has one TIER.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...