458
H'FFFE000
H'FFFE004
H'FFFE001
H'FFFE005
H'FFFE002
H'FFFE006
H'FFFE003
H'FFFE007
H'FFFFFFC
H'FFFFFFD
H'FFFFFFE
H'FFFFFF
On-chip RAM
Internal data bus (32 bits)
H'FFFF000
H'FFFF004
H'FFFF001
H'FFFF005
H'FFFF002
H'FFFF006
H'FFFF003
H'FFFF007
H'FFFFFFC
H'FFFFFFD
H'FFFFFFE
H'FFFFFFF
On-chip RAM
Internal data bus (32 bits)
SH7032
SH7034
Note: Addresses in the figure are the lowest shadow addresses in on-chip RAM space.
Note: Addresses in the figure are the lowest shadow addresses in on-chip RAM space.
Figure 18.1 Block Diagram of RAM
18.2
Operation
Accesses to addresses H'FFFE000–H'FFFFFFF (SH7032) or addresses H'FFFF000–H'FFFFFFF
(SH7034) are directed to the on-chip RAM. Memory area 7 (H'F000000–H'FFFFFFF) is divided
into shadows in 8 kbyte units for the SH7032 and 4-kbyte units for the SH7034. All shadow
accesses are on-chip RAM accesses. For more information on shadows, see section 8, Bus State
Controller (BSC).
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...