299
10.6.11
Note on Writing in Synchronizing Mode
After synchronizing mode is selected, if TCNT is written by byte access, all 16 bits of all
synchronized counters assume the same value as the counter that was addressed.
Example: Figures 10.67 and 10.68 show byte write and word write when channels 2 and 3 are
synchronized
A
X
TCNT2
A
X
TCNT3
Y
A
TCNT2
Y
A
TCNT3
Write A to lower
byte of channel 3
Write A to upper
byte of channel 2
W
X
TCNT2
Y
Z
TCNT3
Upper
byte
Lower
byte
Upper
byte
Lower
byte
Upper
byte
Lower
byte
Figure 10.67 Byte Write to Channel 2 or Byte Write to Channel 3
A
B
TCNT2
A
B
TCNT3
Word write of AB
for channel 2 or 3
W
X
TCNT2
Y
Z
TCNT3
Upper
byte
Lower
byte
Upper
byte
Lower
byte
Figure 10.68 Word Write to Channel 2 or Word Write to Channel 3
10.6.12
Note on Setting Reset-Synchronized PWM Mode/Complementary PWM Mode
When the CMD1 and CMD0 bits in TFCR are set, note the following.
1. Writes to CMD1 and CMD0 should be carried out while TCNT3 and TCNT4 are halted.
2. Changes of setting from reset-synchronized PWM mode to complementary PWM mode and
vice versa are prohibited. Set reset-synchronized PWM mode or complementary PWM mode
after first setting normal operation (clear CMD1 bit to 0).
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...