28
Table 2.9
Instruction Formats
Instruction Format
Source Operand
Destination
Operand
Example
0 format
xxxx
xxxx
xxxx
xxxx
15
0
—
—
NOP
n format
xxxx
xxxx
xxxx
nnnn
15
0
—
nnnn
: Register
direct
MOVT Rn
Control register or
system register
nnnn
: Register
direct
STS MACH,Rn
Control register or
system register
nnnn
: Register
indirect with
pre-decrement
STC.L SR,@-Rn
m format
xxxx
mmmm
xxxx
xxxx
15
0
mmmm
: Register
direct
Control register or
system register
LDC Rm,SR
mmmm
: Register
indirect with
post-increment
Control register or
system register
LDC.L @Rm+,SR
mmmm
: Register
indirect
—
JMP @Rm
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...