GD32F20x User Manual
772
26.4.9.
Transmit mailbox identifier register (CAN_TMIx) (x=0..2)
Address offset: 0x180, 0x190, 0x1A0
Reset value: 0xXXXX XXXX (bit0=0)
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SFID[10:0]/EFID[28:18]
EFID[17:13]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EFID[12:0]
FF
FT
TEN
rw
rw
rw
rw
Bits
Fields
Descriptions
31:21
SFID[10:0]/EFID[28:18] The frame identifier
SFID[10:0]: Standard format frame identifier
EFID[28:18]: Extended format frame identifier
20:16
EFID[17:13]
The frame identifier
EFID[17:13]: Extended format frame identifier
15:3
EFID[12:0]
The frame identifier
EFID[12:0]: Extended format frame identifier
2
FF
Frame format
0: Standard format frame
1: Extended format frame
1
FT
Frame type
0: Data frame
1: Remote frame
0
TEN
Transmit enable
This bit is set by the software when one frame will be transmitted and reset by the
hardware when the transmit mailbox is empty.
0: Transmit disable
1: Transmit enable
26.4.10.
Transmit mailbox property register (CAN_TMPx) (x=0..2)
Address offset: 0x184, 0x194, 0x1A4
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...