GD32F20x User Manual
855
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RFAER[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFAER[15:0]
r
Bits
Fields
Descriptions
31:0
RFAER[31:0]
Received frames alignment error counter bits
These bits count the number of receive frames with alignment error
27.4.32.
MSC
received
good
unicast
frames
counter
register
(ENET_MSC_RGUFCNT)
Address offset: 0x01C4
Reset value: 0x0000 0000
This register counts the number of good unicast frames received.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RGUF[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RGUF[15:0]
r
Bits
Fields
Descriptions
31:0
RGUF[31:0]
Received good unicast frames counter bits
These bits count the number of good unicast frames received.
27.4.33.
PTP time stamp control register (ENET_PTP_TSCTL)
Address offset: 0x0700
Reset value: 0x0000 0000
This register configures the generation and updating for timestamp.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TMSARU TMSITEN TMSSTU TMSSTI TMSFCU TMSEN
rw
rw
rw
rw
rw
rw
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...