GD32F20x User Manual
538
8MHz. In I2C fast mode plus, the frequencies of APB1 must be equal or greater
than 24MHz.
20.4.3.
Slave address register 0 (I2C_SADDR0)
Address offset: 0x08
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDFORM
AT
Reserved
ADDRESS[9:8]
ADDRESS[7:1]
ADDRESS0
rw
rw
rw
rw
Bits
Fields
Descriptions
15
ADDFORMAT
Address mode for the I2C slave
0: 7-bit Address
1: 10-bit Address
14:10
Reserved
Must be kept the reset value
9:8
ADDRESS[9:8]
Highest two bits of a 10-bit address
7:1
ADDRESS[7:1]
7-bit address or bits 7:1 of a 10-bit address
0
ADDRESS0
Bit 0 of a 10-bit address
20.4.4.
Slave address register 1 (I2C_SADDR1)
Address offset: 0x0C
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ADDRESS2[7:1]
DUADEN
rw
rw
Bits
Fields
Descriptions
15:8
Reserved
Must be kept the reset value
7:1
ADDRESS2[7:1]
Second I2C address for the slave in Dual-Address mode
0
DUADEN
Dual-Address mode switch
0: Dual-Address mode disabled
1: Dual-Address mode enabled
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...