![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 374](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801374.webp)
GD32F20x User Manual
374
active level depends on CH2P and CH2NP bits.
000: Frozen. The O2CPRE signal keeps stable, independent of the comparison
between the output compare register TIMERx_CH2CV and the counter
TIMERx_CNT.
001: Set high on match. O2CPRE signal is forced high when the counter matches
the output compare register TIMERx_CH2CV.
010: Set low on match. O2CPRE signal is forced low when the counter matches
the output compare register TIMERx_CH2CV.
011: Toggle on match. O2CPRE toggles when the counter matches the output
compare register TIMERx_CH2CV.
100: Force low. O2CPRE is forced low level.
101: Force high. O2CPRE is forced high level.
110: PWM mode 0. When counting up, O2CPRE is high as long as the counter is
smaller than TIMERx_CH2CV else low. When counting down, O2CPRE is low as
long as the counter is larger than TIMERx_CH2CV else high.
111: PWM mode 1. When counting up, O2CPRE is low as long as the counter is
smaller than TIMERx_CH2CV else high. When counting down, O2CPRE is high
as long as the counter is larger than TIMERx_CH2CV else low.
When configured in PWM mode, the O2CPRE level changes only when the output
compare
mode switches from “frozen” mode to “PWM” mode or when the result of
the comparison changes.
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
11 and CH2MS bit-filed is 00(COMPARE MODE).
3
CH2COMSEN
Channel 2 compare output shadow enable
When this bit is set, the shadow register of TIMERx_CH2CV register, which
updates at each update event will be enabled.
0: Channel 2 output compare shadow disable
1: Channel 2 output compare shadow enable
The PWM mode can be used without validating the shadow register only in single
pulse mode (SPM bit in TIMERx_CTL0 register is set).
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
11 and CH0MS bit-filed is 00.
2
CH2COMFEN
Channel 2 output compare fast enable
When this bit is set, the effect of an event on the trigger in input on the
capture/compare output will be accelerated if the channel is configured in PWM1
or PWM2 mode. The output channel will treat an active edge on the trigger input
as a compare match, and CH2_O is set to the compare level independently from
the result of the comparison.
0: Channel 2 output quickly compare disable. The minimum delay from an edge
on the trigger input to activate CH2_O output is 5 clock cycles.
1: Channel 2 output quickly compare enable. The minimum delay from an edge on
the trigger input to activate CH2_O output is 3 clock cycles.
1:0
CH2MS[1:0]
Channel 2 I/O mode selection
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...