GD32F20x User Manual
854
27.4.29.
MSC transmitted good frames counter register (ENET_MSC_TGFCNT)
Address offset: 0x0168
Reset value: 0x0000 0000
This register counts the number of good frames transmitted.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TGF[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TGF[15:0]
r
Bits
Fields
Descriptions
31:0
TGF[31:0]
Transmitted good frames counter bits
These bits count the number of transmitted good frames
27.4.30.
MSC
received
frames
with
CRC
error
counter
register
(ENET_MSC_RFCECNT)
Address offset: 0x0194
Reset value: 0x0000 0000
This register counts the number of frames received with CRC error.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RFCER[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFCER[15:0]
r
Bits
Fields
Descriptions
31:0
RFCER[31:0]
Received frames with CRC error counter bits
These bits count the number of receive frames with CRC error
27.4.31.
MSC received frames with alignment error counter register
(ENET_MSC_RFAECNT)
Address offset: 0x0198
Reset value: 0x0000 0000
This register counts the number of received frames with alignment error.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...