GD32F20x User Manual
664
Figure 24-16. Write interrupt cycle timing
SDIO_CLK
DAT0
Command write data
2 CLK
CMD
DAT1
DAT1(mode)
S
E
Response
S
E
Data
S
E
interrupt
data
interrupt
Data
S
E
Command write data
S
E
CRC
S
E
When transferring multiple blocks of data in the 4-bit SD mode, a special definition of the
interrupt period is required. In order to allow the highest speed of communication, the interrupt
period is limited to a 2-clock interrupt period. Card that wants to send an interrupt signal to
the host shall assert DAT1 low for the first clock and high for the second clock. The card shall
then release DAT1 into the hi-Z State.
Figure 24-17. Multiple block 4-Bit read interrupt
shows the operation for an interrupt during a 4-bit multi-block read and
24-18. Multiple block 4-Bit write interrupt cycle timing
shows the operation for an interrupt
during a 4-bit multi-block write
Figure 24-17. Multiple block 4-Bit read interrupt cycle timing
SDIO_CLK
DAT0
Command read data
CMD
DAT1
DAT1(mode)
S
E
Response
S
E
Data
S
E
interrupt
data
data
int
Data
S
E
Data
S
E
Data
S
E
int
2 CLK
2 CLK
data
Figure 24-18. Multiple block 4-Bit write interrupt cycle timing
SDIO_CLK
DAT0
CMD
DAT1
DAT1(mode)
interrupt
data
interrupt
2 CLK
2 CLK
CRC
S
E
Command writ e data
S
E
Response
S
E
Data
S
E
Data
S
E
Data
S
E
Data
S
E
CRC
S
E
2 CLK
data
interrupt
24.7.2.
CE-ATA specific operations
The CE-ATA device supports these specific operations:
Receive command completion signal
Send command completion disable signal
The SDIO supports these operations only when SDIO_CMDCTL[14] is set.
Command completion signal
CE-ATA defines a command completion signal that the device uses to notify the host upon
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...