GD32F20x User Manual
121
Set and reset by software.
000000: The CK_OUT1 is divided by 1
000001: The CK_OUT1 is divided by 2
000010: The CK_OUT1 is divided by 3
...
111111: The CK_OUT1 is divided by 64
7:6
Reserved
Must be kept at reset value
5:0
CKOUT0DIV[5:0]
The CK_OUT0 divider which the CK_OUT0 frequency can be reduced
Set and reset by software.
000000: The CK_OUT0 is divided by 1
000001: The CK_OUT0 is divided by 2
000010: The CK_OUT0 is divided by 3
…
111111: The CK_OUT0 is divided by 64
5.3.21.
PLLT control register (RCU_PLLTCTL)
Address offset: 0x90
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit),half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved.
PLLTSTB PLLTEN
Reserved.
r
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved.
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value
29
PLLTSTB
PLLT Clock Stabilization Flag
Set by hardware to indicate if the PLLT output clock is stable and ready for use.
0: PLLT is not stable
1: PLLT is stable
28
PLLTEN
PLLT enable
Set and reset by software.
0: PLLT is switched off
1: PLLT is switched on
27:0
Reserved
Must be kept at reset value
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...