GD32F20x User Manual
31
Table 24-31. Lock card data structure
Table 24-32. SDIO_RESPx register at different response type
.............................................................. 670
Table 25-2. NOR flash interface signals description
................................................................................ 686
Table 25-3. PSRAM non-muxed signal description
.................................................................................. 687
Table 25-4. SQPI-PSRAM signal description
............................................................................................. 687
Table 25-5. EXMC bank 0 supports all transactions
................................................................................ 688
Table 25-6. NOR / PSRAM controller timing parameters
......................................................................... 689
Table 25-7. EXMC_timing models
Table 25-8. Mode 1 related registers configuration
................................................................................. 690
Table 25-9. Mode A related registers configuration
................................................................................. 692
Table 25-10. Mode 2/B related registers configuration
............................................................................ 694
Table 25-11. Mode C related registers configuration
............................................................................... 696
Table 25-12. Mode D related registers configuration
............................................................................... 697
Table 25-13. Multiplex mode related registers configuration
................................................................. 699
Table 25-14. Timing configurations of synchronous multiplexed read mode
..................................... 703
Table 25-15. Timing configurations of synchronous multiplexed write mode
.................................... 704
Table 25-16. SPI/QPI interface
Table 25-17. 8-bit or 16-bit NAND interface signal
................................................................................... 708
Table 25-18. 16-bit PC card interface signal
.............................................................................................. 708
Table 25-19. Bank1/2/3 of EXMC support the memory and access mode
............................................ 708
Table 25-20. NAND flash or PC card programmable parameters
.......................................................... 709
Table 25-21. SDRAM command truth table
................................................................................................ 715
Table 25-22. IO definition of SDRAM controller
........................................................................................ 716
Table 26-1. 32-bit filter number
Table 27-1. Ethernet pin configuration
Table 27-3. Rx interface signal encoding
Table 27-4. Destination address filtering table
......................................................................................... 796
Table 27-5. Source address filtering table
Table 27-6. Error status decoding in RDES0, only used for normal descriptor
.................................. 825
Table 28-1. USBFS signal description
Table 28-2. USBFS global interrupt
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...