![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 703](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801703.webp)
GD32F20x User Manual
703
Figure 25-22. Synchronous mux burst read timing
Address
(EXMC_A[25:16])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
HCLK
Clock
(EXMC_CLK)
Wait
(EXMC_NWAIT)
Data
(EXMC_D[15:0])
Address [15:0]
Memory
Data 1
Memory
Data 2
Memory
Data 3
Data Latency ( 2 HCLK)
Wait Cycle (NRWTCFG = 0)
Address [25:16]
Burst read of three half-words
Table 25-14. Timing configurations of synchronous multiplexed read mode
EXMC_SNCTLx
Bit Position
Bit Name
Reference Setting Value
31-20
Reserved
0x000
19
SYNCWR
No effect
18-16
Reserved
0x0
15
ASYNCWTEN
0x0
14
EXMODEN
0x0
13
NRWTEN
Depends on memory
12
WEN
No effect
11
NRWTCFG
Depends on memory
10
WRAPEN
0x0
9
NRWTPOL
Depends on memory
8
SBRSTEN
0x1
,
burst read enable
7
Reserved
0x1
6
NREN
Depends on memory
5-4
NRW
0x1
3-2
NRTP
Depends on memory
,
0x1/0x2
1
NRMUX
0x1, Depends on memory and users
0
NRBKEN
0x1
EXMC_SNTCFGx(Read)
31-30
Reserved
0x0
29-28
ASYNCMOD
0x0
27-24
DLAT
Data latency
23-20
CKDIV
The figure above
:
0x1,EXMC_CLK=2HCLK
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...