GD32F20x User Manual
797
Frame
Type
PM
HPFL
T
HUF DAIFLT
HM
F
MFD
BFRM
D
DA filter operation
-
-
-
-
-
1
-
Pass all frames
0
-
-
0
0
0
-
Pass on perfect/group filter match and
drop PAUSE control frames if PCFRM =
0x
0
0
-
0
1
0
-
Pass on hash filter match and drop
PAUSE control frames if PCFRM = 0x
0
1
-
0
1
0
-
Pass on hash or perfect/group filter
match and drop PAUSE control frames
if PCFRM = 0x
0
-
-
1
0
0
-
Fail on perfect/group filter match and
drop PAUSE control frames if PCFRM =
0x
0
0
-
1
1
0
-
Fail on hash filter match and drop
PAUSE control frames if PCFRM = 0x
0
1
-
1
1
0
-
Fail on hash or perfect/group filter match
and drop PAUSE control frames if
PCFRM = 0x
Table 27-5. Source address filtering table
Frame type
PM
SAIFLT
SAFLT
SA filter operation
Unicast
1
-
-
Pass all frames
0
0
0
Pass status on perfect/group filter match but do not
drop frames that fail
0
1
0
Fail status on perfect/group filter match but do not drop
frame
0
0
1
Pass on perfect/group filter match and drop frames that
fail
0
1
1
Fail on perfect/group filter match and drop frames that
fail
Promiscuous mode
If the PM bit in ENET_MAC_FRMF register is set, promiscuous mode is enable. Then the
address filter function is bypassed, all frames are thought passed through the filter. At the
same time the receive status information DA / SA error bit is always '0'.
Pause control frame filter
When MAC received pause frame, it will detect 6 bytes DA field in the frame. If UPFDT bit in
ENET_MAC_FCTL register is 0, it is determined by whether the value of the DA field conforms
to the unique value (0x0180C2000001) with IEEE-802.3 specification control frames. If
UPFDT bit in ENET_MAC_FCTL register is set, MAC additionally compares DA field with the
programmed MAC address for bit match. If DA field match and receive flow control is enabled
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...