GD32F20x User Manual
778
FLD bit in CAN_FCTL register is set.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FS27
FS26
FS25
FS24
FS23
FS22
FS21
FS20
FS19
FS18
FS17
FS16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FS15
FS14
FS13
FS12
FS11
FS10
FS9
FS8
FS7
FS6
FS5
FS4
FS3
FS2
FS1
FS0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value
27:0
FSx
Filter scale
0: Filter x with 16-bit scale
1: Filter x with 32-bit scale
26.4.20.
Filter associated FIFO register (CAN_FAFIFO)
Address offset: 0x214
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit). This register can be modified only when
FLD bit in CAN_FCTL register is set.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FAF27
FAF26
FAF25
FAF24
FAF23
FAF22
FAF21
FAF20
FAF19
FAF18
FAF17
FAF16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FAF15
FAF14
FAF13
FAF12
FAF11
FAF10
FAF9
FAF8
FAF7
FAF6
FAF5
FAF4
FAF3
FAF2
FAF1
FAF0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value
27:0
FAFx
Filter associated FIFO
0: Filter x associated with FIFO0
1: Filter x associated with FIFO1
26.4.21.
Filter working register (CAN_FW)
Address offset: 0x21C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...