![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 295](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801295.webp)
GD32F20x User Manual
295
15.3.8.
DMA request
When the external trigger is enabled, the DMA request is enabled by setting the DDMAENx
bits of the DAC_CTL register. A DAC DMA request will be generated when an external
hardware trigger (not a software trigger) occurs.
15.3.9.
DAC concurrent conversion
When the two DACs work at the same time, for maximum bus bandwidth utilization in specific
applications, two DACs can be configured in concurrent mode. In concurrent mode, the
DACx_DH and DACx_DO value will be updated at the same time.
There are three concurrent registers that can be used to load the DACx_DH value:
DACC_R8DH, DACC_R12DH and DACC_L12DH. You just need to access a unique register
to realize driving both DACs at the same time.
When external trigger is enabled, both DTENx bits should be set. DTSEL0 and DTSEL1 bits
should be configured with the same value.
When DMA is enabled, only one of the DDMAENx bits should be set.
The noise mode and noise bit width can be configured either the same or different, depending
on the usage.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...