GD32F20x User Manual
439
Mode Selection
Source Selection
Polarity Selection
Filter and Prescaler
Figure 18-62. Restart mode
TIMER_CK
CEN
CNT_REG
5E
5F
60
61
62
63
00
01
02
03
04
00
01
02
UPIF
ITI0
TRGIF
Internal sync delay
Exam2
Pause mode
The counter can be
paused
when
the
trigger input is low.
TRGS
[2:0]=3’b10
1
CI0FE0 is the
selection.
TI0S=0.
(
Non-xor
)
[CH0NP==0, CH0P==0]
no inverted. Capture will
be sensitive to the rising
edge only.
Filter is bypass in this
example.
Figure 18-63. Pause mode
TIMER_CK
CEN
CNT_REG
5E
5F
60
61
62
CI0
TRGIF
CI0FE0
63
Exam3
Event mode
The counter will start
to count when a rising
trigger input.
TRGS
[2:0]=3’b11
1
ETIF
is
the
selection.
ETP = 0 no polarity
change.
ETPSC = 1, divided by
2.
ETFC = 0 , no filter
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...