![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 683](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801683.webp)
GD32F20x User Manual
683
Bank1 and Bank2 are used to access NAND Flash exclusively.
Bank3 is used for PCCard access.
SDRAM Device0 and Device1 are used for Synchronous DRAM (SDRAM) access.
NOR/PSRAM address mapping
Figure 25-3. Four regions of bank0 address mapping
reflects the address mapping of the
four regions of bank0. Internal AHB address lines HADDR [27:26] bit are used to select the
four regions.
Figure 25-3. Four regions of bank0 address mapping
Region0
Region1
Region2
Region3
0x60000000
0x63FF FFFF
0x64000000
0x67FF FFFF
0x68000000
0x6BFF FFFF
0x6C000000
0x6FFF FFFF
NOR/PSRAM0
SQPI-PSRAM
NOR/PSRAM1
NOR/PSRAM2
NOR/PSRAM3
HADDR[27:26]
Address
Regions
Supported memory type
00
01
10
11
HADDR[25:0] is the byte address whereas the external memory may not be byte accessed,
this will lead to address inconsistency. EXMC can adjust HADDR to accommodate the data
width of the external memory according to the following rules.
When data bus width of the external memory is 8-bits. In this case the memory address
is byte aligned. HADDR [25:0] is connected to EXMC_A [25:0] and then the EXMC_A
[25:0] is connected to the external memory address lines.
When data bus width of the external memory is 16-bits. In this case the memory address
is half-word aligned. HADDR byte address must be converted into half-word aligned by
connecting HADDR [25:1] with EXMC_A [24:0]. The EXMC_A [24:0] is connected to the
external memory address lines.
When data bus width of the external memory is 32-bits. In this case the memory address
is word aligned. HADDR byte address must be converted into word aligned by
connecting HADDR [25:2] with EXMC_A [23:0]. The EXMC_A [23:0] is connected to the
external memory address lines.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...