GD32F20x User Manual
895
1: NPTXFEIF will be triggered when the non-periodic Tx FIFO is completely empty
6
:
1
Reserved
Must be kept at reset value.
0
GINTEN
Global interrupt enable
0: Global interrupt is not enabled.
1: Global interrupt is enabled.
Note:
Accessible in both device and host modes.
Global USB control and status register (USBFS_GUSBCS)
Address offset: 0x000C
Reset value: 0x0000 0A80
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
F
DM
F
HM
Rese
rve
d
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
UT
T
[3
:0
]
HN
P
CE
N
S
RP
CE
N
F
S
S
T
S
T
OC[2
:0
]
rw
r/rw
r/rw
r
rw
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30
FDM
Force device mode
Setting this bit will force the core to device mode irrespective of the USBFS ID
input pin.
0: Normal mode
1: Device mode
The application must wait at least 25 ms for the change taking effect after setting
the force bit.
Note:
Accessible in both device and host modes.
29
FHM
Force host mode
Setting this bit will force the core to host mode irrespective of the USBFS ID input
pin.
0: Normal mode
1: Host mode
The application must wait at least 25 ms for the change taking effect after setting
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...