![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 866](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801866.webp)
GD32F20x User Manual
866
TS (ENET_DMA_STAT [0]): Transmit interrupt
TBU (ENET_DMA_STAT [2]): Transmit buffer unavailable
RS (ENET_DMA_STAT [6]): Receive interrupt
ER (ENET_DMA_STAT [14]): Early receive interrupt
Note:
Each time when this bit is set, application must cleared its source bit by writing
1 to that bit.
15
AI
Abnormal interrupt summary bit
The AI bit is logical ORed of the following if the corresponding interrupt bit is enabled
in the ENET_DMA_INTEN register:
TPS (ENET_DMA_STAT [1]):Transmit process stopped
TJT (ENET_DMA_STAT [3]):Transmit jabber timeout
RO (ENET_DMA_STAT [4]): Receive FIFO overflow
TU (ENET_DMA_STAT [5]): Transmit underflow
RBU (ENET_DMA_STAT [7]): Receive buffer unavailable
RPS (ENET_DMA_STAT [8]): Receive process stopped
RWT (ENET_DMA_STAT [9]): Receive watchdog timeout
ET (ENET_DMA_STAT [10]): Early transmit interrupt
FBE (ENET_DMA_STAT [13]): Fatal bus error
Note:
Each time when this bit is set, application must cleared its source bit by writing
1 to that bit.
14
ER
Early receive status bit
This bit is automatically cleared when the ENET_DMA_STAT [6] is set.
0: The first buffer has not been filled
1: The first buffer has filled with received frame
13
FBE
Fatal bus error status bit
This bit indicates a response error on AHB interface is occurred and the error type
can be decoded by EB[2:0] bits.
0: Bus error has not occurred
1: A bus error occurred and the corresponding DMA stops all operations
12:11
Reserved
Must be kept at reset value
10
ET
Early transmit status bit
0: The frame to be transmitted has not fully transferred into the TxFIFO
1: The frame to be transmitted has fully transferred into the TxFIFO
9
RWT
Receive watchdog timeout status bit
0: A frame with a length less than 2048 bytes is received
1: A frame with a length greater than 2048 bytes is received
8
RPS
Receive process stopped status bit
0: The receive process is not in stop state
1: The receive process is in stop state
7
RBU
Receive buffer unavailable status bit
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...