GD32F20x User Manual
158
Set and cleared by software. Select the pin used to output the Cortex EVENTOUT
signal.
0000: Select Pin 0
0001: Select Pin 1
0010: Select Pin 2
…
1111: Select Pin 15
7.5.9.
AFIO port configuration register 0 (AFIO_PCF0)
Address offset: 0x04
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PTP_
PPS_
REMAP
TIMER1
ITI1_
REMAP
SPI2_
REMAP
Reserved
SWJ_ CFG[2:0]
ENET
_PHY
_SEL
CAN1_
REMAP
ENET_
REMAP
ADC1_
ETRGREG
_REMAP
ADC1_
ETRGINS
_REMAP
ADC0_
ETRGREG
_REMAP
ADC0_
ETRGINS
_REMAP
TIMER4
CH3_
IREMAP
rw
rw
rw
w
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PD01_
REMAP
CAN0_REMAP [1:0]
TIMER3_
REMAP
TIMER2_
REMAP[1:0]
TIMER1_
REMAP[1:0]
TIMER0_
REMAP [1:0]
USART2_
REMAP[1:0]
USART1_
REMAP
USART0_
REMAP
I2C0_
REMAP
SPI0_
REMAP
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30
PTP_PPS_REMAP
Ethernet PTP PPS remapping
This bit is set and cleared by software. It enables the Ethernet MAC_PPS to
be output on the PB5 pin
0: PPT_PPS not output PB5 pin
1: PPT_PPS is output on PB5 pin
29
TIMER1ITI1_REMAP
TIMER1 internal trigger 1 remapping
These bits are set and cleared by software. It controls the TMER1_ITI1
internal mapping
0: Connect TIMER1_ITI1 internally to the Ethernet PTP output for calibration
purposes
1: Connect USB OTG SOF (Start of Frame) output TIMER1_ITI1 for
calibration purposes
28
SPI2_REMAP
SPI2/I2S2 remapping
This bit is set and cleared by software.
0: No remap (SPI2_NSS-I2S2_WS/PA15, SPI2_SCK-I2S2_CK/PB3,
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...