GD32F20x User Manual
942
This flag is triggered if the device waiting for a handshake is timeout in a control IN
transaction.
2
Reserved
Must be kept at reset value.
1
EPDIS
Endpoint disabled
This flag is triggered when an endpoint is disabled by the software’s request.
0
TF
Transfer finished
This flag is triggered when all the IN transactions assigned to this endpoint have
been finished.
Device OUT endpoint-x interrupt flag register (USBFS_DOEPxINTF) (x = 0..3,
where x = endpoint_number)
Address offset: (endpoint_number × 0x20)
Reset value: 0x0000 0000
This register contains the status and events of an OUT endpoint, when an OUT endpoint
interrupt occurs, read this register for the respective endpoint to get the source of the interrupt.
The flag bits in this register are all set by hardware and cleared by writing 1.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
B
T
B
S
T
P
Rese
rve
d
E
P
RX
F
OV
R
S
T
P
F
Rese
rve
d
E
P
DIS
TF
rc_w1/rw
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
BTBSTP
Back-to-back SETUP packets ( Only for control OUT endpoint)
This flag is triggered when a control out endpoint has received more than 3 back-
to-back setup packets.
5
Reserved
Must be kept at reset value.
4
EPRXFOVR
Endpoint Rx FIFO overrun
This flag is triggered if the OUT endpoint’s Rx FIFO has no enough space for a
packet data when an OUT token is incoming. USBFS will drop the incoming OUT
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...