![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 760](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801760.webp)
GD32F20x User Manual
760
Transmit interrupt
The transmit interrupt can be generated by any of the following conditions and TMEIE bit in
CAN_INTEN register will be set:
TX mailbox 0 transmit finished: MTF0 bit in the CAN_TSTAT register is set.
TX mailbox 1 transmit finished: MTF1 bit in the CAN_TSTAT register is set.
TX mailbox 2 transmit finished: MTF2 bit in the CAN_TSTAT register is set.
Receive FIFO0 interrupt
The Receive FIFO0 interrupt can be generated by the following conditions:
Reception FIFO0 not empty: RFL0 bits in the CAN_RFIFO0
register are not ‘00’ and
RFNEIE0 in CAN_INTEN register is set.
Reception FIFO0 full: RFF0 bit in the CAN_RFIFO0 register is set and RFFIE0 in
CAN_INTEN register is set.
Reception FIFO0 overrun: RFO0 bit in the CAN_RFIFO0 register is set and RFOIE0 in
CAN_INTEN register is set.
Receive FIFO1 interrupt
The Receive FIFO1 interrupt can be generated by the following conditions:
Reception FIFO1 not empty: RFL1 bits in the CAN_RFIFO1
register are not ‘00’ and
RFNEIE1 in CAN_INTEN register is set.
Reception FIFO1 full: RFF1 bit in the CAN_RFIFO1 register is set and RFFIE1 in
CAN_INTEN register is set.
Reception FIFO1 overrun: RFO1 bit in the CAN_RFIFO1 register is set and RFOIE1 in
CAN_INTEN register is set.
Error and working mode change interrupt
The error and working mode change interrupt can be generated by the following conditions:
Error: ERRIF bit in the CAN_STAT register and ERRIE bit in the CAN_INTEN register
are set. Refer to ERRIF description in the CAN_STAT register.
Wakeup: WUIF bit in the CAN_STAT register is set and WIE bit in the CAN_INTEN
register is set.
Enter sleep working mode: SLPIF bit in the CAN_STAT register is set and SLPWIE bit in
the CAN_INTEN register is set.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...