GD32F20x User Manual
869
0x4: 40
0x5: 32
0x6: 24
0x7: 16
13
STE
Start/stop transmission enable bit
0: The TxDMA controller will enter stop state after transmitting complete if the
current frame is being transmitted. After complete transmitting, the next descriptor
address will become current descriptor address for the address pointer. If the
TxDMA controller is in suspend state, reset this bit make the controller entering stop
state.
1: The TxDMA controller will enter running state. TxDMA controller fetches current
descriptor address for frame transmitting. Transmit descriptor’s fetching can either
from base address in ENET_DMA_TDTADDR register or from the pointer position
when transmission was stopped previously. If the DAV bit of current descriptor is
reset, TxDMA controller enters suspend state and the TBU bit will be set. This bit
should be set after all other DMA registers have been configured otherwise the
action of TxDMA is unpredictable.
12:8
Reserved
Must be kept at reset value
7
FERF
Forward error frames bit
0: When RxFIFO is in Cut-Through mode (RSFD=0), if frame error (CRC error,
collision error, checksum error, watchdog timeout, overflow error) is detected before
popping RxFIFO data to memory, RxFIFO drops this error frame. But if frame error
is detected after popping RxFIFO data to memory, RxFIFO will not drop this frame
data. When RxFIFO is in Store-and-Forward mode, once frame error is detected
during reception the RxFIFO drops this frame.
1: All frame received with error except runt error are forwarded to memory
6
FUF
Forward undersized good frames bit
0: The RxFIFO drops all frames whose length is less than 64 bytes. However, if this
frame has already started forwarding (may due to lower value of receive threshold
in Cut-Through mode), the whole frame will be forwarded.
1: The RxFIFO forwards received frame whose frame length is less than 64 bytes
but without any other error.
5
Reserved
Must be kept at reset value
4:3
RTHC[1:0]
Receive threshold control bit
These bits control the threshold bytes of the RxFIFO.
Note:
These bits are valid only when the RSFD=0 and are ignored when the
RSFD=1.
0x0: 64
0x1: 32
0x2: 96
0x3: 128
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...