![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 860](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801860.webp)
GD32F20x User Manual
860
27.4.41.
PTP expected time low register (ENET_PTP_ETL)
Address offset: 0x0720
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ETSL[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ETSL[15:0]
rw
Bits
Fields
Descriptions
31:0
ETSL[31:0]
Expected time low bits
These bits store the expected target nanosecond time (signed).
27.4.42.
DMA bus control register (ENET_DMA_BCTL)
Address offset: 0x1000
Reset value: 0x0000 2101
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
AA
FPBL
UIP
RXDP[5:0]
FB
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RTPR[1:0]
PGBL[5:0]
Reserved
DPSL[4:0]
DAB
SWR
rw
rw
rw
rw
rs
Bits
Fields
Descriptions
31:26
Reserved
Must be kept at reset value
25
AA
Address-aligned bit
0: Disable address-aligned
1: Enabled address-aligned. If the FB=1, all AHB interface address is aligned to the
start address LS bits (bit 1 to 0). If the FB=0, the AHB interface first access address
(accessing the data
buffer’s start address) is not aligned, but subsequent burst
access addresses are aligned to the address
24
FPBL
Four times PGBL mode bit
0: The PGBL value programmed (bits [22:17] and bits [13:8]) for the DMA data
number of beats to be transferred
1: Multiple the PGBL value programmed (bits [22:17] and bits [13:8]) four times for
the DMA data number of beats to be transferred
23
UIP
Use independent PGBL bit
0: The PGBL value in bits [13:8] is applicable for both TxDMA and RxDMA engines
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...