GD32F20x User Manual
416
0110: f
SAMP
=f
DTS
/4, N=6
0111: f
SAMP
=f
DTS
/4, N=8
1000: f
SAMP
=f
DTS
/8, N=6
1001: f
SAMP
=f
DTS
/8, N=8
1010: f
SAMP
=f
DTS
/16, N=5
1011: f
SAMP
=f
DTS
/16, N=6
1100: f
SAMP
=f
DTS
/16, N=8
1101: f
SAMP
=f
DTS
/32, N=5
1110: f
SAMP
=f
DTS
/32, N=6
1111: f
SAMP
=f
DTS
/32, N=8
3:2
CH0CAPPSC[1:0]
Channel 0 input capture prescaler
This bit-field specifies the factor of the prescaler on channel 0 input. The prescaler
is reset when CH0EN bit in TIMERx_CHCTL2 register is clear.
00: Prescaler disable, capture is done on each channel input edge
01: Capture is done every 2 channel input edges
10: Capture is done every 4 channel input edges
11: Capture is done every 8 channel input edges
1:0
CH0MS[1:0]
Channel 0 mode selection
Same as Output compare mode
Channel control register 1 (TIMERx_CHCTL1)
Address offset: 0x1C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH3COM
CEN
CH3COMCTL[2:0]
CH3COM
SEN
CH3COM
FEN
CH3MS[1:0]
CH2COM
CEN
CH2COMCTL[2:0]
CH2COM
SEN
CH2COM
FEN
CH2MS[1:0]
CH3CAPFLT[3:0]
CH3CAPPSC[1:0]
CH2CAPFLT[3:0]
CH2CAPPSC[1:0]
Rw
rw
rw
rw
rw
rw
Output compare mode:
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
CH3COMCEN
Channel 3 output compare clear enable
Refer to CH0COMCEN description
14:12
CH3COMCTL[2:0]
Channel 3 compare output control
Refer to CH0COMCTL description
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...