
GD32F20x User Manual
605
31:2
Reserved
Must keep the reset value
1
FBR
Frame Blank Reload
This bit is set by software and cleared by hardware after reloading
0: Reload disable
1: The layer configuration will be reloaded into core at frame blank
0
RQR
Request Reload
This bit is set by software and cleared by hardware after reloading
0: Reload disable
1: The layer configuration will be reloaded into core after this bit sets
23.6.7.
Background color register (TLI_BGC)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
BVR[7:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BVG[7:0]
BVB[7:0]
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must keep the reset value
23:16
BVR[7:0]
Background Value Red
15:8
BVG[7:0]
Background Value Green
7:0
BVB[7:0]
Background Value Blue
23.6.8.
Interrupt enable register (TLI_INTEN)
Address offset: 0x34
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LCRIE
TEIE
FEIE
LMIE
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...