![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 700](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801700.webp)
GD32F20x User Manual
700
3-2
NRTP
0x2:NOR Flash
1
NRMUX
0x1
0
NRBKEN
0x1
EXMC_SNTCFGx
31-30
Reserved
0x0
29-28
ASYNCMOD
0x0
27-24
DLAT
No effect
23-20
CKDIV
No effect
19-16
BUSLAT
Minimum time between EXMC_NE[x] rising edge
to EXMC_NE[x] falling edge
15-8
DSET
Depends on memory and user
7-4
AHLD
Depends on memory and user
3-0
ASET
Depends on memory and user
Wait timing of asynchronous communication
Wait feature is controlled by the bit ASYNCWAIT in register EXMC_SNCTLx. During extern
memory access, data setup phase will be automatically extended by the active
EXMC_NWAIT signal if ASYNCWAIT bit is set. The extend time is calculated as follows:
1.
I
f memory wait signal is aligned to EXMC_NOE/ EXMC_NWE:
T
DATA_SETUP
≥ max T
WAIT_ASSERTION
+4HCLK
2. If memory wait signal is aligned to EXMC_NE:
If
max T
WAIT_ASSERTION
≥ T
ADDRES_PHASE
+ T
HOLD_PHASE
T
DATA_SETUP
≥
(
max T
WAI_ASSERTION
- T
ADDRE_PHASE
-T
HOLD_PHASE
)
+4HCLK
Otherwise
T
DATA_SETUP
≥ 4HCLK
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...