GD32F20x User Manual
77
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TIF1
TEF1
Reserved
TIF0
TEF0
TPIE1
TIR1
TER1
Reserved
TPIE0
TIR0
TER0
r
r
r
r
rw
w
w
rw
w
w
Bits
Fields
Descriptions
15
TIF1
Tamper1/waveform detect interrupt flag
0: No tamper1 interrupt occurred
1: A tamper1 interrupt occurred
This bit is reset by writing 1 to the TIR1 bit or the TPIE1 bit being 0.
14
TEF1
Tamper1/waveform detect event flag
0: No tamper1 event occurred
1: A tamper1 event occurred
This bit is reset by writing 1 to the TER1 bit.
13:10
Reserved
Must be kept at reset value
9
TIF0
Tamper0 interrupt flag
0: No tamper0 interrupt occurred
1: A tamper0 interrupt occurred
This bit is reset by writing 1 to the TIR0 bit or the TPIE0 bit being 0.
8
TEF0
Tamper0 event flag
0: No tamper0 event occurred
1: A tamper0 event occurred
This bit is reset by writing 1 to the TER0 bit.
7
TPIE1
Tamper1/waveform detect interrupt enable
0: Disable the tamper1 interrupt
1: Enable the tamper1 interrupt
This bit is reset only by a system reset and wake-up from Standby mode.
6
TIR1
Tamper1/waveform detect interrupt reset
0: No effect
1: Reset the TIF1 bit
This bit is always read as 1.
5
TER1
Tamper1/waveform detect event reset
0: No effect
1: Reset the TEF1 bit
This bit is always read as 0.
4:3
Reserved
Must be kept at reset value
2
TPIE0
Tamper0 interrupt enable
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...