GD32F20x User Manual
80
5.
Reset and clock unit (RCU)
5.1.
Reset control unit (RCTL)
5.1.1.
Overview
GD32F20x Reset Control includes three control modes: power reset, system reset and
backup domain reset. The power reset, known as a cold reset, resets the full system except
the Backup domain.
The system reset resets the processor core and peripheral IP
components except for the SW-DP controller and the Backup domain. The backup domain
reset resets the Backup domain. The resets can be triggered by an external signal, internal
events and the reset generators. More information about these resets will be described in the
following sections.
5.1.2.
Function overview
Power Reset
The Power reset is generated by either an external reset as Power On and Power Down reset
(POR/PDR reset) or the internal reset generator when exiting Standby mode. The power reset
sets all registers to their reset values except the Backup domain. The Power reset which
active signal is low, it will be de-asserted when the internal LDO voltage regulator is ready to
provide 1.2V power. The RESET service routine vector is fixed at address 0x0000_0004 in
the memory map.
System Reset
A system reset is generated by the following events:
A power reset (POWER_RSTn)
A external pin reset (NRST)
A window watchdog timer reset (WWDGT_RSTn)
A free watchdog timer reset (FWDGT_RSTn)
The SYSRESETREQ bit in Cortex™-M3 Application Interrupt and Reset Control Register
is set (SW_RSTn)
Reset generated when entering Standby mode and setting nRST_STDBY bit 0 in User
Option Bytes (OB_STDBY_RSTn)
Reset generated when entering Deep-sleep mode and setting nRST_DPSLP bit 0 in
User Option Bytes (OB_DPSLP_RSTn)
A system reset resets the processor core and peripheral IP components except for the SW -
DP controller and the Backup domain.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...