![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 223](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801223.webp)
GD32F20x User Manual
223
11.6.
Register definition
HAU start address: 0x5006 0400
11.6.1.
HAU control register (HAU_CTL)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ALGM[1] Reserved
KLM
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MDS
DINE
NWIF[3:0]
ALGM[0]
HMS
DATAM[1:0]
DMAE
START
Reserved
rw
r
r
rw
rw
rw
rw
w
Bits
Fields
Descriptions
31:19
Reserved
Must keep the reset value
18
ALGM[1]
Algorithm selection bit 1
17
Reserved
Must keep the reset value
16
KLM
Key length mode
0: Key length
≤
64 bytes
1: Key length
>
64 bytes
Note this bit must be changed when no computation is processing
15:14
Reserved
Must keep the reset value
13
MDS
Multiple DMA Selection
Set this bit if hash message is large files and multiple DMA transfers are needed.
0: Single DMA transfers needed and CALEN bit is automatically set at the end of a
DMA transfer.
1: Multiple DMA transfers needed and CALEN bit is not automatically set at the end
of a DMA transfer.
12
DINE
DI register not empty
0: The input FIFO is empty
1: The input FIFO is not empty
Note this bit is cleared when START bit or CALEN bit is set as 1
11:8
NWIF[3:0]
Number of words in the input FIFO
Note these bits is cleared when START bit set or a digest calculation starts (CALEN
bit is set as 1, or DMA end of transfer)
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...