![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 252](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801252.webp)
GD32F20x User Manual
252
10: Trace pin used in synchronous mode and the data length is 2
11: Trace pin used in synchronous mode and the data length is 4
5
TRACE_IOEN
Trace pin allocation enable
This bit is set and reset by software
0: Trace pin allocation disable
1: Trace pin allocation enable
4:3
Reserved
Must be kept at reset value
2
STB_HOLD
Standby mode hold register
This bit is set and reset by software
0: no effect
1: At the standby mode, the clock of AHB bus and system clock are provided by
CK_IRC8M, a system reset generated when exit standby mode
1
DSLP_HOLD
Deep-sleep mode hold register
This bit is set and reset by software
0: no effect
1: At the Deep-sleep mode, the clock of AHB bus and system clock are provided by
CK_IRC8M
0
SLP_HOLD
Sleep mode hold register
This bit is set and reset by software
0: no effect
1: At the sleep mode, the clock of AHB is on.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...