![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 24](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801024.webp)
GD32F20x User Manual
24
Figure 20-6. I2C communication flow with 7-bit address
........................................................................ 521
Figure 20-7. I2C communication flow with 10-bit address (Master Transmit)
..................................... 521
Figure 20-8. I2C communication flow with 10-bit address (Master Receive)
...................................... 521
Figure 20-9. Programming model for slave transmitting
........................................................................ 524
Figure 20-10. Programming model for slave receiving
........................................................................... 525
Figure 20-11. Programming model for master transmitting
................................................................... 527
Figure 20-12. Programming model for master receiving using Solution A
......................................... 529
Figure 20-13. Programming model for master receiving using solution B
.......................................... 531
Figure 21-1. Block diagram of SPI
Figure 21-2. SPI timing diagram in normal mode
..................................................................................... 547
Figure 21-3. SPI timing diagram in Quad-SPI mode (CKPL=1, CKPH=1, LF=0)
.................................. 547
Figure 21-4. A typical Full-duplex connection
.......................................................................................... 549
Figure 21-5. A typical simplex connection (Master: Receive, Slave: Transmit)
.................................. 549
Figure 21-6. A typical simplex connection (Master: Transmit only, Slave: Receive)
Figure 21-7. A typical bidirectional connection
........................................................................................ 550
Figure 21-8. Timing diagram of quad write operation in Quad-SPI mode
............................................ 553
Figure 21-9. Timing diagram of quad read operation in Quad-SPI mode
............................................. 554
Figure 21-10. Block diagram of I2S
Figure 21-11. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=0, CKPL=0)
Figure 21-12. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=0, CKPL=1)
Figure 21-13. I2S Phillips standard timing diagram (DTLEN=10, CHLEN=1, CKPL=0)
Figure 21-14. I2S Phillips standard timing diagram (DTLEN=10, CHLEN=1, CKPL=1)
Figure 21-15. I2S Phillips standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 21-16. I2S Phillips standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 21-17. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 21-18. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 21-19. MSB justified standard timing diagram (DTLEN=00, CHLEN=0, CKPL=0)
Figure 21-20. MSB justified standard timing diagram (DTLEN=00, CHLEN=0, CKPL=1)
Figure 21-21. MSB justified standard timing diagram (DTLEN=10, CHLEN=1, CKPL=0)
Figure 21-22. MSB justified standard timing diagram (DTLEN=10, CHLEN=1, CKPL=1)
Figure 21-23. MSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 21-24. MSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 21-25. MSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 21-26. MSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 21-27. LSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 21-28. LSB justified standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 21-29. LSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 21-30. LSB justified standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 21-31. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 21-32. PCM standard short frame synchronization mode timing diagram (DTLEN=00,
Figure 21-33. PCM standard short frame synchronization mode timing diagram (DTLEN=10,
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...